# Silicon-on-insulator processes for the fabrication of novel nanostructures S. Bourland,<sup>a)</sup> J. Denton,<sup>b)</sup> A. Ikram,<sup>c)</sup> G. W. Neudeck,<sup>b)</sup> and R. Bashir<sup>d),e)</sup> Purdue University, West Lafayette, Indiana 47907 (Received 2 February 2001; accepted 30 July 2001) In this brief report, we discuss novel single crystal structures for electronic device and microelectromechanical system applications using processes that employ selective epitaxial growth (SEG) and silicon-on-insulator (SOI) wafers. Selective epitaxial growth of silicon is used to provide robust, reliable mechanical and electrical contacts between the SOI layer and the substrate. Subsequent removal of the buried oxide results in single crystal structures suspended in air. The films can then be thinned using wet or dry etching or thinned using sacrificial oxidation steps with the possibility of forming ultrathin SOI layers. Diodes formed at the substrate-SEG junction demonstrate high breakdowns and low leakage indicating good electrical isolation between the SOI layer and the substrate. The silicon on air regions can be used for dual-gate metal-oxidesemiconductor devices, quantum wires, cantilevers, as a substrate for lattice mismatched epitaxy, ultrathin SOIs, and lateral field emission tips. © 2001 American Vacuum Society. [DOI: 10.1116/1.1404980] # I. INTRODUCTION Silicon-on-insulator (SOI) technology has found increasing use in microscale applications in recent years. These applications include electronic and microelectromechanical system (MEMS) devices where single crystal silicon can offer the advantages of control and reliable electronic and mechanical properties. Silicon-on-insulator metal-oxidesemiconductor field effect transistors (MOSFETs) with single top gates are currently being used in commercial applications, while double gate (a gate on the top and bottom of channels) MOSFETs are projected to replace conventional bulk complementary MOS (CMOS) technology below the 30 nm gate length.<sup>1,2</sup> These novel devices, having low parasitic and high performance, need techniques by which to form ultrathin silicon layers as the device channel regions.<sup>3,4</sup> In addition, many new micromechanical applications that use microscale sensors and actuators are being proposed that use surface micromachined single crystal silicon. 5,6 Thin silicon cantilevers increase the sensitivity of detection while allowing possible piezo-resistive deflection detection schemes. Thus, there is a need to develop processes with which to form ultrathin SOI films for a wide variety of applications. In this brief report, we discuss the use of bonded and etched-back SOI (BESOI) and selective epitaxial growth (SEG) to form ultrathin SOI layers. The process uses a novel anchoring scheme using SEG of silicon to suspend the structures above the substrate. Initial experimental results are presented that demonstrate the viability of such a process. The process can be applied to a wide variety of applications such as double gate MOSFETs, compliant substrates for latticemismatched epitaxy, thin cantilevers and diaphragms for micromechanical applications, sub-100 Å silicon wires, and lateral field emission and scanning probes. ### II. PROCESS FLOW The fabrication process begins with a commercially available bonded and etched-back silicon-on-insulator wafer, which had a 2.5 $\mu$ m, N-type SOI layer, a 1.0 $\mu$ m buried oxide, and a P-type substrate. A 0.23 µm oxide was then grown in wet ambient on the SOI layer. A CHF<sub>3</sub>:O<sub>2</sub> (18:1) reactive ion etch was used at 270 W to etch through the oxide/SOI/buried oxide stack, using a photoresist layer as the mask. A cross section of this step is shown in Fig. 1(a). The reactive ion etch damage was annealed at 950 °C for 15 min in N<sub>2</sub>. A hydrogen prebake step at 970 °C in a Gemini I pancake-type reactor was used to etch any native oxide from the substrates and the sidewall of the SOI. Then, selective epitaxial growth of silicon was performed in the same reactor at T = 970 °C and P = 40 Torr using hydrogen as the carrier gas, dichlorosilane (DCS) as the source, and HCl to maintain selectivity over the oxide. The SiH<sub>2</sub>Cl<sub>2</sub> flow rate was 0.22 slm, the HCl flow rate was 0.66 slm, and the hydrogen flow rate was 60 slm and the resulting growth rates were about $0.12 \mu \text{m/min}$ . The N-type silicon crystal, with doping of about 4e15 atoms/cm<sup>3</sup>, was grown vertically from the substrate and laterally from the sidewall of the SOI layer until the growth fronts merged and grew out at the top of the seed-hole regions to a total thickness of about 4 $\mu$ m, as shown in Fig. 1(b). Hence, the SEG regions provided an anchor between the SOI layer and the substrate. At this step, a chemical mechanical polishing step can be used to remove excess overgrowth and to planarize the silicon if needed. Next, the top of the overgrown silicon regions was oxidized and a photoresist mask was used to define a dog boneshaped device active region encompassing the anchor regions and an SOI region in between the anchors. The top oxide was wet etched and the underlying SOI layer was also removed by either a reactive ion etch or hot potassium hy- <sup>&</sup>lt;sup>a)</sup>Now at Sony Corporation, San Antonio, TX. b)School of Electrical and Computer Engineering, c)Now at AERO, Lab Thattoo, Hasanabdal, Pakistan. d)Dept. of Biomedial Engineering. e) Author to whom correspondence should be addressed; electronic mail: bashir@ecn.purdue.edu Fig. 1. Cross section of process flow for ultrathin SOI in air fabrication. droxide, stopping at the buried oxide layer. Next, the wafers were placed in HF solution to completely etch off all oxide and to release the silicon membranes, diaphragms, wires, cantilevers, etc. defined by the earlier mask. The cross section at this point is shown in Fig. 1(c). The silicon-on-air film thickness, at this point, is hence defined by the initial SOI thickness. However, the thickness can be reduced by the following possible means: (i) wet silicon etching in mixtures of HF, HNO<sub>3</sub>, etc., (ii) dry etching in XeF<sub>2</sub>, (iii) selective chemical vapor phase etching (SCVE) of silicon in HCl at 850-1000 °C, 8,9 or (iv) oxidation and subsequent etching of the oxide to thin the membranes. Options (iii) and (iv) will most likely result in the best crystallographic surfaces of the film for further device processing, however, option (iv) does results in stress induced from the oxidation process occurring at both sides of the membranes. # III. EXPERIMENTAL RESULTS The active area mask was used to define a dog bone-shaped structure shown in the scanning electron microscope (SEM) micrographs in Figs. 2(a) and 2(b), which show the structure after it has been released by removing all the oxide. The 2.5 $\mu$ m thick SOI layer was initially thinned to about 1.1 $\mu$ m by two successive oxidations which produced about a 7100 Å thick oxide on a bare wafer. The oxidations were performed at 1050 °C, higher than the oxide reflow temperature, so that thermal stress is minimized. Figure 2(b) shows a silicon wire formed by reducing the width (of the initial Fig. 2. Scanning electron micrographs showing the single crystal structures suspended in air with SEG anchors. 1.1 $\mu$ m thick silicon pattern) to 1 $\mu$ m and then performing the oxidations such that an approximately 0.3 $\mu$ m diam wire was formed. Such a structure also provides the possibility of thinning the silicon to a sub-50 Å range diameter by selflimiting oxidation processes, which are known to produce stress-induced retardation effects at temperatures below the oxide reflow temperature. 10 If the oxidation is performed at a higher temperature, all the silicon can be consumed at the point where silicon is thinnest. This scheme is shown in Fig. 2(c), where lateral silicon tips can form for field emission and lateral scanning probe applications. If the structure being released is a plate, then device regions like those shown in Fig. 2(d) can form where the silicon region is thin and be suspended in air through anchor points. These thin diaphragms can be used for complaint substrate applications for growth of lattice-mismatched substrates. The process demonstrated in this report provides low thermal resistance contact while providing the electrical isolation needed for many transducer and electronic device applications. In addition, it also solves the problem of uncontrollable lateral etching of the buried oxide to release the silicon diaphragms when an anchor is not present, as in other MEMS SOI processes. The Growth of N-type silicon on P substrates forms a diode which is electrically characterized by making contact to the SOA layer and the back of the wafer, as shown in Fig. 3, along with the breakdown characteristics. The junction showed low leakage and breakdown of about 54 V at 10 $\mu$ A, respectively, which correlated well with the calculated breakdown for such a function and is well above Fig. 3. Current vs voltage for the p/n isolation diode. the pull-down voltages for typical gap thickness, if such structures were to be used for surface MEMS applications.<sup>12</sup> #### IV. CONCLUSIONS In this work, a novel process to form a SOI structure suspended in air was devised and the feasibility of such a process was demonstrated. The structure provides electrical isolation while providing good thermal contact to the substrate. The process has the potential to form many novel structures including very thin silicon layers (sub-200 Å) for use in advanced double gate MOS devices, for ultrasensitive MEMS based cantilevers and microactuators, quantum wires, and lateral field emission and scanning probes. ### **ACKNOWLEDGMENT** This work was supported by the DARPA Advanced Microelectronics Program. - <sup>1</sup>D. J. Frank, S. E. Laux, and M. V. Fischetti, Tech. Dig. Int. Electron Devices Meet. 553 (1992). - <sup>2</sup>H. P. Wong, D. J. Frank, and P. M. Solomon, Tech. Dig. Int. Electron Devices Meet. 407 (1998). - <sup>3</sup>G. W. Neudeck, T.-C. Su, and J. P. Denton, Tech. Dig. Int. Electron Devices Meet. 169 (2000). - <sup>4</sup>Y. K. Choi, K. Azano, N. Lindert, V. Subramanian, T. J. King, J. Bokor, and C. Hu, IEEE Electron Device Lett. **21**, 254 (2000). - <sup>5</sup>C. Gormley, A. Boyle, V. Srigengan, and S. Blackstone, Proc. SPIE **4174**, 98 (2000). - <sup>6</sup>A. Y. Usenko and W. N. Carr, *Proceedings of the Ninth International Symposium on Silicon-on-Insulator Technology and Devices*, The Electrochemical Society Proceedings, Vol. 99-3 (The Electrochemical Society, Pennington, NJ, 1999), pp. 347–352. - <sup>7</sup>R. Toda, K. Minami, and M. Esashi, Sens. Actuators A **66**, 268 (1998). - <sup>8</sup>J. R. Schlais, G. W. Neudeck, and S. T. Liu, J. Vac. Sci. Technol. B **6**, 579 (1988). - <sup>9</sup>A. Thilderkvist, S. King, M. Fuerfanger, and I. Malik, 2000 IEEE International SOI Conference, 2–5 October, 2000, pp. 12–13. - <sup>10</sup>H. I. Liu, D. K. Biegelsen, N. M. Johnson, F. A. Ponce, and R. F. W. Pease, J. Vac. Sci. Technol. B 11, 2532 (1993). - <sup>11</sup>D. W. Carr, L. Sekaric, and H. G. Craighead, J. Vac. Sci. Technol. B 16, 3821 (1998). - <sup>12</sup>E. K. Chan, K. Garikipati, and R. W. Dutton, IEEE Design Test Comput. 16, 58 (1999).